3D Stacking to be applied to DDR4

Memory 234 Published by

X-bit Labs reports Micron's three-dimensional stacking (3DS) technology may be a core tech of DDR4 memory:

The idea behind 3DS is to use specially designed and manufactured master-and-slave DRAM die, with only the master die interfacing with the external memory controller. 3DS technology uses optimized DRAM die, single DLL per stack, reduced active logic, single shared external I/O, improved timing, and reduced load to the external world. This combination of features can improve timing, bus speeds, and signal integrity while lowering both power consumption and system overhead for next-generation modules, according to Micron.

In its video demo, Micron shows a timing limitation when reading from one rank and then from another. Due to the system limitation, there is a one-cycle gap on the data bus, which impacts overall system bandwidth. Micron



Share this content
Twitter Facebook Reddit WhatsApp Email Print